## Enhanced gate stack stability in GaN transistors with gate dielectric of bilayer $SiN_X$ by low pressure chemical vapor deposition

Tongde Huang, Huaxing Jiang, Johan Bergsten, Kei May Lau, and Niklas Rorsman

Citation: Appl. Phys. Lett. **113**, 232102 (2018); doi: 10.1063/1.5042809 View online: https://doi.org/10.1063/1.5042809 View Table of Contents: http://aip.scitation.org/toc/apl/113/23 Published by the American Institute of Physics

## Articles you may be interested in

3 µm InAs quantum well lasers at room temperature on InP Applied Physics Letters **113**, 232103 (2018); 10.1063/1.5050175

Investigation of GaN-on-GaN vertical p-n diode with regrown p-GaN by metalorganic chemical vapor deposition Applied Physics Letters **113**, 233502 (2018); 10.1063/1.5052479

Imaging and visualization of the polarization state of the probing beam in polarization-sensitive optical coherence tomography Applied Physics Letters **113**, 231101 (2018); 10.1063/1.5050208

Ultrawide strain-tuning of light emission from InGaAs nanomembranes Applied Physics Letters **113**, 201105 (2018); 10.1063/1.5055869

Atomic layer deposition of titanium nitride for quantum circuits Applied Physics Letters **113**, 212601 (2018); 10.1063/1.5053461

High performance InGaN double channel high electron mobility transistors with strong coupling effect between the channels Applied Physics Letters **113**, 233503 (2018); 10.1063/1.5051685



Reuse of AIP Publishing content is subject to the terms at: <a href="https://publishing.aip.org/authors/rights-and-permissions">https://publishing.aip.org/authors/rightsand-permissions</a>. Downloaded to: 143.89.45.159 on 08 December 2018, At: 01:47



## Enhanced gate stack stability in GaN transistors with gate dielectric of bilayer SiN<sub>x</sub> by low pressure chemical vapor deposition

Tongde Huang,  $^{1,2,a),b)}$  Huaxing Jiang,  $^{3,a),c)}$  Johan Bergsten,  $^2$  Kei May Lau,  $^3$  and Niklas Rorsman  $^{2,d)}$ 

<sup>1</sup>School of Electronic and Optical Engineering, Nanjing University of Science and Technology, Xuanwu District, Nanjing 210014, China

<sup>2</sup>Department of Microtechnology and Nanoscience, Chalmers University of Technology, SE 412 96 Göteborg, Sweden

<sup>3</sup>Department of Electronic and Computer Engineering, Hong Kong University of Science and Technology, Clear Water Bay, Kowloon, Hong Kong

(Received 5 June 2018; accepted 15 November 2018; published online 4 December 2018)

We report enhanced gate stack stability in GaN metal insulator semiconductor high electron mobility transistors (MISHEMTs) by using a bilayer  $SiN_x$  as the gate dielectric. To obtain the bilayer gate dielectric scheme, a thin Si-rich  $SiN_x$  interlayer was deposited before a high-resistivity  $SiN_x$  layer by low pressure chemical vapor deposition. The Si-rich  $SiN_x$  can effectively suppress the trapping phenomenon at the interface of the dielectric/AlGaN barrier. The upper high-resistivity  $SiN_x$  layer can greatly block the gate leakage current to enable a large gate swing. Compared with the MISHEMTs using a single Si-rich or high-resistivity  $SiN_x$  layer, the MISHEMTs with a bilayer gate dielectric take the advantages of both, realizing a gate stack with a stable threshold voltage and low leakage current. These results thus present great potential for developing high-performance GaN MISHEMTs using the bilayer  $SiN_x$  gate dielectric scheme for highly efficient power applications. *Published by AIP Publishing*. https://doi.org/10.1063/1.5042809

GaN metal-insulator-semiconductor high electron mobility transistors (MISHEMTs) are emerging as one of the most promising candidates for next-generation high-efficiency power applications. By inserting a dielectric between the gate metal and semiconductor, the gate leakage current can be significantly suppressed and the gate voltage swing can be easily enlarged.<sup>1</sup> In particular, the electrical performance of MISHEMTs strongly depends on the chosen gate dielectric.<sup>2</sup> Among a variety of insulating dielectrics, SiN<sub>x</sub> formed by low pressure chemical vapor deposition (LPCVD), has been extensively studied, exhibiting various advantages such as a high breakdown field and a low leakage current.<sup>3–5</sup> However, the properties of LPCVD SiN<sub>x</sub> are greatly determined by the ratio of Si to N, which is further determined by the deposition conditions such as temperature and gas flow ratio. Previously, we have found that combining a Si-rich SiN<sub>x</sub> (high Si to N ratio) and a high-resistivity SiN<sub>x</sub> (low Si to N ratio) can effectively suppress the current collapse effect in GaN HEMTs,<sup>6</sup> exhibiting outstanding output power efficiency. Recently, Waller *et al.* have also found that the  $SiN_x$  stoichiometry can influence the effectiveness of the field plate in AlGaN/GaN HEMTs.<sup>7</sup> On the other hand, Zhang *et al.* observed a large threshold voltage (V<sub>th</sub>) hysteresis under a large forward gate bias and Hua et al. observed significant current collapse under a high voltage off-state drain bias in GaN MISHEMTs using the LPCVD SiN<sub>x</sub> gate dielectric.<sup>8,9</sup> The large V<sub>th</sub> hysteresis and current collapse are mainly due to the trapping effect in LPCVD  $SiN_x$  or at the  $SiN_x$ /barrier interface. To date, very

<sup>b)</sup>Email: huang2ngde@gmail.com. Tel: +86-2584317756.

<sup>c)</sup>Email: hjiangab@connect.ust.hk. Tel: +852-53988041.

few studies have focused on the correlation between the  $SiN_x$  stoichiometry and the gate stack stability in GaN MISHEMTs using LPCVD  $SiN_x$  as the gate dielectric.

In this work, we comprehensively report the influence of  $SiN_x$  stoichiometry on the electrical properties of GaN MISHEMTs with  $SiN_x$  as the gate dielectric. MISHEMTs with a single layer of Si-rich  $SiN_x$ , a single layer of high-resistivity  $SiN_x$ , and a bilayer combining the former two types of  $SiN_x$  as the gate dielectric were fabricated and compared in detail. Direct and pulsed current-voltage characterization in conjunction with the capacitance-voltage measurement was performed to evaluate the bulk and interface properties of the  $SiN_x$  gate dielectric on the AlGaN barrier. The long-duration gate stress measurement was also used to evaluate the V<sub>th</sub> stability.

A conventional Al<sub>0.25</sub>Ga<sub>0.75</sub>N/GaN heterostructure, with a barrier thickness of 25 nm and no cap layer, was grown on a semi-insulating 4H-SiC substrate by MOCVD. The device fabrication started with LPCVD SiN<sub>x</sub> gate dielectric deposition at 820 °C using dichlorosilane (DSC) and ammonia (NH<sub>3</sub>) as precursors. The LPCVD SiN<sub>x</sub> deposition conditions were adjusted by varying the DSC to NH<sub>3</sub> gas flow ratio to obtain different Si/N ratios in the SiNx dielectric. More details can be found in Ref. 6. Three samples were prepared in this study, named sample A, sample B, and sample C. For sample A, a layer of 15-nm Si-rich  $SiN_x$  (gas flow ratio of  $DSC:NH_3 = 220:30$ ) was deposited as the gate dielectric. For sample B, a layer of 15-nm high-resistivity  $SiN_x$  $(DSC:NH_3 = 180:50)$  was deposited. While for sample C, a bilayer SiN<sub>x</sub> consisting of a first layer of 2-nm Si-rich SiN<sub>x</sub> (the same deposition condition as sample A) and then a 15nm high-resistivity SiN<sub>x</sub> layer (the same deposition condition as sample B) was used as the gate dielectric. After removing the LPCVD  $SiN_x$  in the contact region, the source/drain

<sup>&</sup>lt;sup>a)</sup>T. Huang and H. Jiang contributed equally to this work.

<sup>&</sup>lt;sup>d)</sup>Email: niklas.rorsman@chalmers.se. Tel: +46317721000.

ohmic metal was deposited using a Ti/Al/Ni/Au based metal stack and annealed at 850 °C in an N<sub>2</sub> ambient for 30 s. Then the Ni/Au based metal stack was deposited as the gate contact. In order to avoid any possible surface leakage current introduced by the dry-etching process during mesa isolation, the inter-device isolation was not performed. Instead, the devices were designed with a gate metal surrounding the source metal. After the device fabrication, no additional surface passivation was performed. Therefore, the LPCVD SiN<sub>x</sub> served as both the gate dielectric in the gate stack region and the surface passivation dielectric in the access region. The devices described in the study feature a gate length of 3  $\mu$ m, a gate-source distance of 3  $\mu$ m, and a gate-drain distance of 10  $\mu$ m. The length of each side of source/drain pads is 100  $\mu$ m.

Double-sweep transfer characteristics of the three samples are compared in Fig. 1. Sample A shows the highest offstate leakage of  $\sim 1 \times 10^{-7}$  A, which mainly comes from the gate leakage. In contrast, sample B shows a very low offstate leakage current of  $\sim 2 \times 10^{-11}$  A, which is almost four orders of magnitude lower compared to sample A, resulting in a high on/off current ratio of  $\sim 10^{10}$ . Sample C shows a moderate leakage current of  $2 \times 10^{-9}$  A, suggesting that the insertion of a layer of 2-nm Si-rich SiN<sub>x</sub> can increase the offstate leakage by around two orders of magnitude. On the other hand, the double sweep measurement, with V<sub>GS</sub> swept from -15 V to 0 V and then back to -15 V, shows significant difference in the hysteresis. Sample A with an Si-rich SiN<sub>x</sub> gate dielectric shows a negligible threshold voltage hysteresis ( $\Delta V_{\text{th}}$ ) of ~0.05 V, which is negligible compared with  $\Delta V_{\text{th}} = 1.3 \text{ V}$  in sample B. This indicates that Si-rich SiN<sub>x</sub> can alleviate the surface trapping effect under a negative gate bias. Moreover, sample C with a bilayer structure also shows a minimal  $\Delta V_{\rm th} = 0.2$  V. Though the Si-rich SiN<sub>x</sub> sandwiched between the AlGaN barrier and high-resistivity SiN is only 2-nm thick, the  $\Delta V_{\text{th}}$  in sample C is much smaller compared to sample B, suggesting that the electron trapping effect during the double sweep measurement mainly occurs at the dielectric/barrier interface. On the other hand, we observed a  $V_{\rm th} \sim -12 \,\rm V$  in sample C, which is a large negative shift ( $\sim -5$  V) as compared with either sample A or sample B ( $V_{\rm th} \sim -7$  V). The slightly thicker gate dielectric, which will result in a minor reduced gate capacitance in sample C, is not a justifiable explanation for such a remarkable  $V_{\rm th}$  shift. Owing to the same deposition condition, sample A



FIG. 1. Double-sweep transfer characteristics of MISHEMTs of sample A (Si-rich), B (high-resistivity), and C (bilayer).

and sample C are supposed to have the same interface properties between the AlGaN barrier and Si-rich  $SiN_x$ . While the upper layer of the gate dielectric in sample C is highresistivity  $SiN_x$ , which should be similar to that in sample B. Therefore, high density positive charges are speculated to exist at the interface between the Si-rich  $SiN_x$  and highresistivity  $SiN_x$  in sample C. The high density positive charges may occur due to the discontinuity deposition of  $SiN_x$  layers resulting in a high density of dangling bonds at the interface between the two  $SiN_x$  layers.

Figure 2 compares the DC and gate pulsed output characteristics of the three samples. For the gate pulse measurement, the pulse width, the pulse period, and the quiescent gate bias ( $V_{\rm GS0}$ ) are 500  $\mu$ s, 500 ms, and -15 V, respectively. Sample A with Si-rich SiN<sub>x</sub> shows the highest maximum on-state current  $I_{DS,max}$  (~140 mA) at  $V_{GS} = 2 V$  and  $V_{DS}$ = 15 V, while the  $I_{DS,max}$  values in samples B and C are  ${\sim}120\,\text{mA}.$  Under the linear  $I_d\text{-}V_{gs}$  measurement at  $V_{ds}\!=\!10$ V, the peak transconductances (G<sub>m</sub>) are 25 mS, 21 mS, and 19 mS for samples A, B, and C, respectively. The relatively low G<sub>m</sub> in sample C is mainly caused by the relatively high ohmic contact resistance due to contact process variation. The variation in contact resistance does not affect the analysis of gate-stack stability. In contrast to a very severe gate lag effect in sample B, sample A with Si-rich SiN<sub>x</sub> shows negligible trapping in the gate stack. The trapping effects in sample C with a thin Si-rich  $SiN_x$  interlayer are also slight. The results also suggest that the gate lag effect is mainly due to the surface trapping effect at the dielectric/barrier interface, and the traps inside the gate dielectric bulk have a limited impact. Furthermore, the dynamic on-resistance  $(R_{ON})$ of each sample was also evaluated by a resistive-load hard switching test [Fig. 2(d)], where a 100 kHz pulse signal with a duty cycle of 50% is applied at the gate terminal with the off-state drain bias ranging from 10 V to 200 V. The results indicate that Si-rich SiN<sub>x</sub> can maintain a considerably stable ratio of dynamic- to static-R<sub>ON</sub> under an off-state drain bias up to 200 V. Both gate pulsed I<sub>D</sub>-V<sub>D</sub> and dynamic R<sub>ON</sub> characterization prove that the Si-rich SiNx can effectively



FIG. 2. (a)–(c) Comparison of dc and gate pulsed output characteristics of MISHEMTs of sample A, B, and C. (d) Dynamic- to static- $R_{ON}$  ratio under different off-state drain voltages.

suppress the trapping effect on the AlGaN barrier. On the other hand, load-pull was measured for HEMTs passivated with Si-rich, high-resistivity, and bilayer SiN<sub>x</sub>. More details on the load-pull measurement can be found in Ref. 10. The devices were biased at a quiescent current equivalent to  $\sim$ 30% of the maximum I<sub>d</sub> and V<sub>ds</sub> = 20 V. It had also been observed that devices passivated with Si-rich and bilayer SiN<sub>x</sub> can deliver 30% higher output power than the device with high-resistivity SiN<sub>x</sub>, indicating that Si-rich SiN<sub>x</sub> can remove interface traps in the drift region. Therefore, judging from the above analysis based on different characterizations, Si-rich SiN<sub>x</sub> is preferred for both gate dielectric and passivation.

To further evaluate the interface quality of the gate stack with different gate dielectric schemes, both the leakage current of the gate diode and the double-sweep capacitancevoltage (C-V) measurement were performed for the MIS diodes. Figure 3(a) shows the room temperature timedependent dielectric breakdown (TDDB) performance of seven MISHEMTs on each of the three samples. Devices on sample A were stressed at a constant gate bias of 8 V, while devices on both sample B and C were stressed at a gate bias of 11 V, with the source and drain grounded. The bias points are chosen at  $\sim 80\%$  of the maximal gate voltage. The gate leakage  $I_{\rm G}$  was recorded with time and the time to breakdown (t<sub>BD</sub>) was defined at the critical point when the gate leakage increased suddenly. Sample A showed the smallest average t<sub>BD</sub> among the three samples, even though with the lowest gate stress (electric field). Compared to sample B with the same constant gate stress (similar electric field), sample C showed no obvious degradation in the forward breakdown after introducing a Si-rich interlayer. The slopes of the Weibull plot by linear fitting for Samples A, B, and C are 15.1, 4.5, and 1.8, respectively. The Sample C shows the smallest slope, which might be due to the non-uniformity of the thickness of the thin Si-rich  $SiN_x$ . Figure 3(b) shows the C-V curves of MIS diodes on the three samples at 1 kHz with a sweeping rate of 120 mV/s. All the MIS capacitors show a typical two-step C-V curve. The gate voltage at the first rising step corresponds to the pinch-off voltage of 2DEG, and the second rising step at a large positive gate bias indicates the barrier accumulation. Both samples A and C show a minimal hysteresis at both the pinch-off and barrier accumulation region, suggesting a low interface trap density at the dielectric/barrier interface. However, sample B with



FIG. 3. (a) TDDB gate current monitored on seven MISHEMTs for each of the three samples at room temperature and (b) comparison of double-sweep C-V curves at 1 kHz of MIS diodes of samples A, B, and C. The inset shows the enlarged view of hysteresis in the C-V curve near the pinch-off region of sample A.

the high-resistivity  $SiN_x$  gate dielectric shows a large hysteresis of 1.6 V at the barrier accumulation region and 0.6 V at the pinch-off region. The existence of a large hysteresis confirms the high density of interface trap states with a long time constant at the dielectric/barrier interface. Since the barrier accumulation results in direct interaction of electrons at the AlGaN barrier surface and traps at the SiN<sub>x</sub>/AlGaN interface, the hysteresis occurred at the barrier accumulation region can give an accurate estimation on the interface trap density ( $D_{it}$ ). The  $D_{it}$  can be calculated from the measured hysteresis of on-set voltage ( $\Delta V_{G,acc}$ ) using the following equation:<sup>11</sup>

$$D_{it} = \frac{C_D}{q} \Delta V_{G,acc},\tag{1}$$

where  $C_{\rm D}$  is the dielectric capacitance and q is the unit charge. The  $C_{\rm D}$  can be calculated from the measured 2DEG accumulation capacitance  $C_{\rm acc}$  given by<sup>12</sup>

$$\frac{1}{C_{acc}} = \frac{1}{C_{AlGaN}} + \frac{1}{C_{SiN}} = \frac{1}{C_{AlGaN}} + \frac{1}{C_D},$$
 (2)

where  $C_{AIGaN}$  is the capacitance induced by the AlGaN barrier. Provided that the AlGaN thickness is 25 nm and the dielectric constant of  $Al_{0.25}Ga_{0.75}N$  is 9  $\varepsilon_0$  which is an average value for different dielectric constants found in literature studies,  $^{12,13}$  the capacitance induced by SiN<sub>x</sub> is estimated to be 443.5 nF/cm<sup>2</sup>, 513.4 nF/cm<sup>2</sup>, and 414.3 nF/cm<sup>2</sup> for Sirich SiN<sub>x</sub>, high-resistivity SiN<sub>x</sub>, and bilayer SiN<sub>x</sub>, respectively. Finally, the interface trap densities in the three samples are estimated to be  $1.4 \times 10^{11} \text{ cm}^{-2}$ ,  $5.1 \times 10^{12} \text{ cm}^{-2}$ , and  $5.2 \times 10^{11} \text{ cm}^{-2}$ , respectively. The calculated results suggest that the interface trap density at the Si-rich  $SiN_x/$ AlGaN interface is around one order of magnitude lower than that at the high-resistivity SiNx/AlGaN interface. It should be noted that the extracted trap density values could still be underestimated due to the limited sweeping rate of the C-V measurement and the impact of traps with shorter emission time constants on the hysteresis may not be revealed by the C-V characterization here. Nevertheless, the underestimation does not affect the comparison of the three samples.

Both the threshold voltage  $V_{\rm th}$  (~-6 to -7 V) to pinch off 2DEG and the on-set voltage  $V_{\rm G,acc}$  (~1–2 V) for barrier accumulation are similar for samples A and B. However, the MIS capacitor in sample C shows not only a much more negative  $V_{\rm th}$  (~-12 V) but also a much more positive  $V_{\rm on}$ (~+9 V). For a MISHEMT,  $V_{\rm th}$  can be expressed as<sup>14</sup>

$$V_{th} = \frac{1}{q} (\phi_b - \Delta E_C^{\text{AIGaN/GaN}} - \Delta E_C^{\text{SiN/AIGaN}} - \phi_s) + (\sigma_{\text{GaN}} - \sigma_{\text{AIGaN}}) \left(\frac{t_{\text{AIGaN}}}{\varepsilon_{\text{AIGaN}}}\right) + (\sigma_{\text{GaN}} - \sigma_{\text{SiN},fix} - \sigma_{\text{SiN},it}) \left(\frac{t_{\text{SiN}}}{\varepsilon_{\text{SiN}}}\right),$$
(3)

where q is the elementary charge,  $\phi_b$  is the Ni/SiN surface barrier height (~+1.85 eV),  $\Delta E_C^{\text{AlGaN}/\text{GaN}}$  is the AlGaN/GaN conduction band offset (~0.34 eV),  $\Delta E_C^{\text{SiN}/\text{AlGaN}}$  (~+0.65 eV) is

the conduction band offset between SiN<sub>x</sub> and Al<sub>0.25</sub>Ga<sub>0.75</sub>N, and  $\phi_s$  is the distance between the Fermi level and GaN conduction band energy in the neutral region, which is  $\sim 0.3 \text{ eV}$ .<sup>14–16</sup> Here,  $\sigma_{AIGaN} = 4.2 \times 10^{-6} \text{ C/cm}^2$  and  $\sigma_{GaN} = 2.9 \times 10^{-6} \text{ C/cm}^2$  are the absolute values of the polarization charges for the Al<sub>0.25</sub>Ga<sub>0.75</sub>N barrier and the GaN channel,<sup>14</sup> respectively.  $\sigma_{SiN,fix}$  is the fixed charge density at the SiN<sub>x</sub>/AlGaN interface or inside the SiN<sub>x</sub> bulk,  $\sigma_{SiN,it}$  is the interface charge density at the SiN<sub>x</sub>/AlGaN interface, and  $t_{AlGaN}$  and  $t_{SiN}$  are the thicknesses of the AlGaN barrier and SiNx dielectric, respectively.  $\varepsilon_{AIGaN}$  (=9  $\varepsilon_0$ ) and  $\varepsilon_{SiN}$  (=7  $\varepsilon_0$ ) are the dielectric constants for the AlGaN and SiN<sub>x</sub>, respectively.<sup>14</sup> As stated in the aforementioned analysis, the large deviation of  $V_{th}$  of sample C from samples A and B probably results from a high density of fixed positive charges at the interface between the two SiN<sub>x</sub> layers in sample C, which is deduced to be  $\sim 1.1 \times 10^{13} \text{ cm}^{-2}$  from (3). The large positive turn-on voltage is suspected from the Fermilevel pinning due to the high density of fixed charges at the interface of two  $SiN_x$  layers. When  $V_{GS}$  is negative or close to zero, most of the fixed traps locate above the Fermi level of AlGaN (or GaN), so when the gate bias changes within a certain range, the surface potential of the AlGaN barrier hardly changes due to the high density of traps at the interface. When the gate bias reaches a critical point where the energy level of the interface charges is below the Fermi level of the SiN<sub>x</sub>, the electrons will occupy these energy states and the traps become neutral. As a result, the surface potential will be modulated by the gate bias and barrier accumulation is realized.

To evaluate the gate stack stability, a positive gate bias stress measurement was performed.<sup>17</sup> A moderate forward gate stress of  $+4 \text{ V} (V_{\text{stress}} - V_{\text{th}} > 10 \text{ V})$  was applied to the gate terminal at room temperature, with both the source and drain grounded. In this way, the  $V_{\rm th}$  shift will be mainly due to the trapping process occurring at the dielectric/barrier interface or inside the dielectric. The total stress time was fixed to be 3000 s. The  $V_{\rm th}$  shift was monitored by a fast  $I_{\rm D} - V_{\rm GS}$  measurement  $(-15 \,\mathrm{V} \le V_{\rm GS} \le 2 \,\mathrm{V}$  and  $V_{\rm DS} = 1 \,\mathrm{V})$ after certain stress time intervals  $T_{\rm S}$  (1, 3, 10, 30, 100, 300, 1000, and 3000 s). The time to perform the fast  $I_D$ -V<sub>GS</sub> measurement is  $\sim 8$  s. As shown in Fig. 4, a positive shift of  $V_{\rm th}$ has been observed with the increase in stress time. When the total stress time reached 3000 s, samples A and C showed small  $V_{\rm th}$  shifts of 0.3 V and 0.2 V, respectively, while a significant  $V_{\text{th}}$  shift of 1.3 V was observed for sample B. It suggests that Si-rich SiN<sub>x</sub> on the AlGaN barrier can provide a gate stack with either a minimal trapping effect or a fastrecovery interface that the traps at the interface are with very small time constants.<sup>6</sup> In addition to the interface trapping effect, the large  $V_{\text{th}}$  shift in sample B may also result from bulk trapping (border traps) inside the gate dielectric.<sup>18</sup> Nevertheless, the large difference in the  $V_{\rm th}$  shift between samples B and C reveals that it may be more important to control the trapping effect at the dielectric/barrier interface to achieve a stable gate stack. Compared with sample A, sample C shows a slightly smaller  $V_{\rm th}$  shift even with a highresistivity  $SiN_x$  as the major portion of the gate dielectric. This could be due to the Fermi level pinning effect which results from the high density charges at the interface between the two SiN<sub>x</sub> layers in sample C. At  $V_{GS} = +4$  V, the barrier accumulation in sample C is yet to be formed, as confirmed



FIG. 4. Monitored transfer characteristics of MISHEMTs of (a) sample A, (b) sample B, and (c) sample C during the forward gate bias stress of +4 V. (d) Measured  $V_{\rm th}$  shift during the gate stress.

by the *C*–*V* curves in Fig. 3. The high density interface charges can prevent the barrier accumulation thus suppressing interface trapping even at a relatively large positive gate bias. At a gate stress voltage of +8 V for 3000 s, the  $V_{th}$  shift in sample C is still as small as 0.5 V (not shown here), suggesting stable gate stack operation using the bilayer gate dielectric. Compared with sample A which used a single layer Si-rich SiN<sub>x</sub> as the gate dielectric, sample C shows not only two orders of magnitude lower gate leakage current but also much more reliable gate stack operation. Therefore, the bilayer SiN<sub>x</sub> scheme also can be a very promising option as the gate dielectric in enhancement-mode GaN MISHEMTs, which requires a large positive gate bias and stable  $V_{th}$ .

In conclusion, we have studied the impact of SiN<sub>x</sub> stoichiometry on the electrical performance of GaN MISHEMTs. An Si-rich SiN<sub>x</sub> is in favor of mitigating the trapping effect on the AlGaN barrier but can lead to high off-state leakage current. A high-resistivity SiN<sub>x</sub> is beneficial for suppressing the gate leakage current but can result in a severe trapping effect when it was directly deposited on the barrier surface. A bilayer gate dielectric scheme consisting of a Si-rich SiN<sub>x</sub> interlayer and a high-resistivity SiN<sub>x</sub> leakage-current-blocking layer not only can suppress the trapping effect but also maintain a low leakage current and large gate swing. The results show great potential for using the developed bilayer LPCVD SiN<sub>x</sub> scheme as the gate dielectric in both depletion- and enhancement-mode GaN MISHEMTs for highly efficient power applications.

This work was partly supported by the Competence Center for III-Nitride Technology C3NiT-Janzén and has received financial support from the Swedish Governmental Agency for Innovation Systems (VINNOVA) via Grant No. 2016-05190, Linköping University, Chalmers University, ABB, Epiluvac, Ericsson, FMV, Gotmic, On Semiconductor, Saab, SweGaN, and United Monolithic Semiconductors (UMS), partly by the Research Grants Council within the Theme-Based Research Scheme, Hong Kong, under Grant No. T23-612/12R, and by the National Natural Science Foundation of China (NSFC) under Grant No. 61804077.

<sup>1</sup>M. V. Hove, S. Boulay, S. R. Bahl, S. Stoffels, X. Kang, D. Wellekens, K. Geens, A. Delabie, and S. Decoutere, IEEE Electron Device Lett. **33**, 667 (2012).

- <sup>2</sup>Z. Yatabe, J. T. Asubar, and T. Hashizume, J. Phys. D: Appl. Phys. **49**, 393001 (2016).
- <sup>3</sup>M. Hua, C. Liu, S. Yang, S. Liu, K. Fu, Z. Dong, Y. Cai, B. Zhang, and K. J. Chen, IEEE Electron Device Lett. **36**, 448 (2015).
- <sup>4</sup>Z. Zhang, G. Yu, X. Zhang, X. Deng, S. Li, Y. Fan, S. Sun, L. Song, S. Tan, D. Wu, W. Li, W. Huang, K. Fu, Y. Cai, Q. Sun, and B. Zhang, IEEE Trans. Electron Devices **63**, 731 (2016).
- <sup>5</sup>X. Lu, K. Yu, H. Jiang, A. Zhang, and K. M. Lau, IEEE Trans. Electron Devices **64**, 824 (2017).
- <sup>6</sup>T. Huang, A. Malmros, J. Bergsten, S. Gustafsson, O. Axelsson, M. Thorsell, and N. Rorsman, IEEE Electron Device Lett. **36**, 537 (2015).
- <sup>7</sup>W. M. Waller, M. Gajda, S. Pandey, J. J. T. M. Donkers, D. Calton, J. Croon, S. Karboyan, J. Sonsky, M. J. Uren, and M. Kuball, IEEE Trans. Electron Devices **64**, 1197 (2017).
- <sup>8</sup>Z. Zhang, W. Li, K. Fu, G. Yu, X. Zhang, Y. Zhao, S. Sun, L. Song, X. Deng, Z. Xing, L. Yang, R. Ji, C. Zeng, Y. Fan, Z. Dong, Y. Cai, and B. Zhang, IEEE Electron Device Lett. **38**, 236 (2017).

- <sup>9</sup>M. Hua, Y. Lu, S. Liu, C. Liu, K. Fu, Y. Cai, B. Zhang, and K. J. Chen, IEEE Electron Device Lett. **37**, 265 (2016).
- <sup>10</sup>T. Huang, J. Bergsten, M. Thorsell, and N. Rorsman, IEEE Trans. Electron Devices 65, 908 (2018).
- <sup>11</sup>P. Lagger, P. Steinschifter, M. Reiner, M. Stadtmuller, G. Denifl, A. Naumann, J. Muller, L. Wilde, J. Sundqvist, D. Pogany, and C. Ostermaier, Appl. Phys. Lett. **105**, 033512 (2014).
- <sup>12</sup>P. D. Ye, B. Yang, K. K. Ng, J. Bude, G. D. Wilk, S. Halder, and J. C. M. Hwang, Appl. Phys. Lett. 86, 063501 (2005).
- <sup>13</sup>O. Ambacher, J. Smart, J. R. Shealy, N. G. Weimann, K. Chu, M. Murphy, W. J. Schaff, L. F. Eastman, R. Dimitrov, and L. Wittmer, J. Appl. Phys. 85, 3222 (1999).
- <sup>14</sup>M. Capriotti, A. Alexewicz, C. Fleury, M. Gavagnin, O. Bethge, D. Visalli, J. Derluyn, H. D. Wanzenbock, E. Bertagnolli, D. Pogany, and G. Strasser, Appl. Phys. Lett. **104**, 113502 (2014).
- <sup>15</sup>M. Tapajna and J. Kuzmik, Appl. Phys. Lett. 100, 113509 (2012).
- <sup>16</sup>O. Ambacher, B. Foutz, J. Smart, J. R. Shealy, N. G. Weimann, K. Chu, M. Murphy, A. J. Sierakowski, W. J. Schaff, L. F. Eastman, R. Dimitrov, A. Mitchell, and M. Stutzmann, J. Appl. Phys. 87, 334 (2000).
- <sup>17</sup>H. Jiang, C. Liu, Y. Chen, X. Lu, C. W. Tang, and K. M. Lau, IEEE Trans. Electron Devices **64**, 832 (2017).
- <sup>18</sup>T.-L. Wu, D. Marcon, B. Bakeroot, B. D. Jaeger, H. C. Lin, J. Franco, S. Stoffels, M. V. Hove, R. Roelofs, G. Groeseneken, and S. Decoutere, Appl. Phys. Lett. **107**, 093507 (2015).