# GaAs-InGaAs-GaAs Fin-Array Tunnel Diodes on (001) Si Substrates With Room-Temperature Peak-to-Valley Current Ratio of 5.4

Qiang Li, Member, IEEE, Yu Han, Xing Lu, and Kei May Lau, Fellow, IEEE

Abstract—In this letter, we report the selective area growth of GaAs,  $In_{0.2}Ga_{0.8}As$ , and GaAs/ $In_{0.2}Ga_{0.8}As$ /GaAs quantumwell fins of 65-nm width on exactly orientated (001) Si substrates. By exploiting high aspect ratio trenches formed by patterned SiO<sub>2</sub> on Si and a V-grooved Si (111) surface in the aspect ratio trapping process, we are able to achieve good material quality and structural properties, as evidenced by x-ray diffraction, scanning electron microscopy, and transmission electron microscopy. The fabricated GaAs- $In_{0.2}Ga_{0.8}As$ -GaAs fin-array tunnel diodes exhibit a maximum room-temperature peak-to-valley current ratio of 5.4, and negative differential resistance characteristics up to 200 °C.

*Index Terms*—Aspect ratio trapping, peak-to-valley current ratio, quantum-well fins, tunnel diode.

## I. INTRODUCTION

**T**UNNEL diodes with negative differential resistance (NDR) have been used to build high-frequency oscillators [1], multiple-valued logic [2], [3], and low-power static random access memory cells [4]. Compared with silicon tunnel diodes, III-V materials can lead to much higher peak-to-valley current ratio (PVCR) because of their direct band-gap properties, low tunneling effective masses, and heterostructures. Attempts have been made in recent years to integrate III-V tunnel diodes on silicon substrates [5]–[9], aiming to advance CMOS technology with novel device concepts and circuit architectures.

Among various III-V/Si hybrid integration schemes, the aspect ratio trapping (ART) technique is attracting significant attention due to its unique defect trapping capability and good compatibility with the existing CMOS manufacturing platform [10]–[12]. Using the ART approach, III-V crystals are selectively grown in high aspect ratio cavities formed by a patterned dielectric on Si. Hetero-interfacial defects can presumably be blocked by the dielectric sidewalls, leading to

Manuscript received October 26, 2015; revised November 8, 2015; accepted November 9, 2015. Date of publication November 10, 2015; date of current version December 24, 2015. This work was supported by the Research Grants Council of Hong Kong under Grant 614312 and Grant 614813. The review of this letter was arranged by Editor T. Egawa. (*Corresponding author: Kei May Lau.*)

Q. Li, Y. Han, and K. M. Lau are with the Department of Electronic and Computer Engineering, Hong Kong University of Science and Technology, Hong Kong (e-mail: eekmlau@ust.hk).

X. Lu is with the State Key Laboratory of Electrical Insulation and Power Equipment, Xi'an Jiaotong University, Xi'an 710049, China.

Color versions of one or more of the figures in this letter are available online at http://ieeexplore.ieee.org.

Digital Object Identifier 10.1109/LED.2015.2499603

(a) InGaAs  $SiO_2$ Si \_\_\_\_\_200 nm (b) In<sub>0.2</sub>Ga<sub>0.8</sub>As GaAs SiO<sub>2</sub> GaAs SiO<sub>2</sub> Si \_\_\_\_\_200 nm Si \_\_\_\_\_5i <u>20 nm</u> Si

Fig. 1. Tilted-view SEM image (a) and cross-sectional TEM image (b) of an array of InGaAs fins separated by  $SiO_2$  spacer on (001) Si substrates. The zoomed-in TEM image highlights the hetero-interface between the GaAs buffer and Si substrate.

high quality materials in the upper region of the cavities where devices are built. Recent advances in this field have led to the demonstration of InGaAs FinFETs [13] and Gate-All-Around nanowire transistors [14] on 300 mm Si substrates.

In this work, we report high density, orderly array of GaAs and  $In_{0.2}Ga_{0.8}As$  fins with fin-width of 65 nm on exactly orientated (001) Si substrates. GaAs- $In_{0.2}Ga_{0.8}As$ -GaAs fin- array tunnel diodes were fabricated to demonstrate the good material quality and atomically-sharp surface facets. Maximum room-temperature PVCR of 5.4 has been achieved, outperforming vertical nanowires based tunnel diodes on (111) Si substrates reported in the literature.

### II. MATERIAL GROWTH AND CHARACTERIZATION

On-axis (001) Si substrates were patterned by SiO<sub>2</sub> stripes with a line width of 65 nm and a line pitch of 130 nm. Si V-grooves with (111) surface were formed by anisotropic KOH etching. The combined SiO<sub>2</sub> sidewall and recessed V-shaped Si pocket results in an aspect ratio of approximately 3.6 for effective defect trapping. The GaAs and InGaAs fins were grown using a two-step procedure [15], [16] in a low-pressure MOCVD system. Fig. 1(a) shows 70° tiltedview SEM image of the In<sub>0.2</sub>Ga<sub>0.8</sub>As fins separated by SiO<sub>2</sub> spacers. Fig. 1(b) displays cross-sectional TEM images of In<sub>0.2</sub>Ga<sub>0.8</sub>As fins with underlying GaAs buffer, approximately

0741-3106 © 2015 IEEE. Personal use is permitted, but republication/redistribution requires IEEE permission. See http://www.ieee.org/publications\_standards/publications/rights/index.html for more information.

# 24



Fig. 2. High resolution XRD  $\omega$ -2theta curves of InGaAs and GaAs fin-arrays near the (004) reflections; the inset shows  $\omega$ -rocking curves.

60 nm thick just filling up the V-shaped pockets. Despite the few-nanometer-thick stacking faults formed at the GaAs/Si hetero-interface, as highlighted by the zoomed-in TEM image, the main InGaAs layer shows good crystalline quality.

High-resolution x-ray diffraction was used to further characterize the nano-fin arrays. The lattice parameters of the InGaAs fins in the growth plane  $a_{//}$  and in the growth direction  $a_{\perp}$  were determined to be 5.692 Å and 5.767 Å, respectively, based on x-ray reciprocal space maps of the (224) reflections. The free-standing lattice constant ( $a_0 = 5.731$  Å) and hence an Indium fraction (19.3%) can be calculated from the elastic theory

$$a_{\perp} = (a_0 - a_{//})(1 + 2\frac{C_{12}}{C_{11}}) + a_{//} \tag{1}$$

where the elastic stiffness constants  $C_{12}$  and  $C_{11}$  of In<sub>0.19</sub>Ga<sub>0.81</sub>As were determined to be 51.88 and 112.24 GPa, respectively, by linear extrapolation.

Fig. 2 shows the data of x-ray diffraction  $\omega$ -2theta scan measurements. The peak reflected from the In<sub>0.2</sub>Ga<sub>0.8</sub>As fins is left-shifted as expected. The inset of Fig. 2 compares (004) plane  $\omega$ -rocking curves, the full-width-athalf-maximum (FWHM) of which is directly related to the concentration of defects that disrupt the perfect parallelism of atomic planes in a crystalline lattice [17]. The GaAs and InGaAs fins exhibited FWHM of 529 and 551 arcsec, respectively, indicating comparable crystalline quality. Planview (PV) TEM is a more reliable technique to estimate defect density. A recent study of GaAs fins of comparable thicknesses grown on V-grooved Si correlated a XRD  $\omega$ -scan FWHM of 647 arcsec to a twin plane density of 8×10<sup>8</sup> cm<sup>-2</sup> in PV-TEM micrograph [17]. In this work, a slightly smaller twin plane density is expected.

#### **III. DEVICE FABRICATION AND RESULTS**

Three fin-array tunnel diode samples (TD-1, TD-2 and TD-3) were fabricated. Fig. 3(a)-(c) show the diode structures grown. Silicon was used for n-type doping and carbon was used for p-type doping. According to Hall measurement on planar calibration wafers, the electron and hole densities were  $1 \times 10^{19}$ /cm<sup>3</sup> and  $3.2 \times 10^{19}$ /cm<sup>3</sup>, respectively. Fig. 3(d) shows



Fig. 3. (a)-(c) Schematics of three tunnel diodes in this study. (d) Cross-sectional TEM images of the GaAs-InGaAs-GaAs tunnel diode.



Fig. 4. Schematic of fabricated tunnel diodes (not drawn to scale).



Fig. 5. Semi-logarithmic plots of the current-voltage characteristic of TD-1 (a), TD-2 (b), and TD-3 (c) at 300K.

cross-sectional TEM images of TD-3. The 5 nm n-InGaAs layer at the junction interface was clearly identified.

Device fabrication started with formation of the Ti/Pt/Au p-metal pad by e-beam evaporation and lift-off. Using the p-contacts as a self-aligned mask, the n-GaAs layer was exposed by wet etching ( $H_3PO_4:H_2O_2:H_2O=3:1:50$ ) and the SiO<sub>2</sub> spacer was removed by buffered oxide etch subsequently. Finally, n-metal pad was formed by evaporating Ni/Ge/Au metal stack on the exposed n-GaAs wires and lift-off process. Fig. 4 presents a 3D schematic of a fabricated diode.

Fig. 5 shows semi-logarithmic plots of the current-voltage characteristics measured from tunnel diodes comprising of 192 fins in parallel. TD-1, TD-2, and TD-3 exhibit negative differential resistance at forward bias with PVCR of 2.0, 4.1, and 5.4, respectively. Voltage swing, which refers to the



Fig. 6. (a) Temperature-dependent current-voltage curves for a diode of TD-3; (b)  $I_p,\,I_v,$  and PVCR as a function of temperature for a diode of TD-3.

TABLE I Comparison of This Work With Published Nanowire Tunnel Diodes Integrated on Silicon Platform

| Study | Substrate | Growth<br>technique | Diode structure                                                           | PVCR |
|-------|-----------|---------------------|---------------------------------------------------------------------------|------|
| [7]   | Si(111)   | MOCVD               | Esaki: <i>n</i> -InAs/ <i>p</i> -Si                                       | 2.4  |
| [8]   | Si(111)   | MBE                 | Esaki: n-In(Ga)As/p-Si                                                    | 3    |
| [20]  | Si(111)   | VLS                 | Esaki: p/n-Si                                                             | 4.3  |
| [21]  | Si(111)   | PAMBE               | RTD: AlN/GaN                                                              | 2.4  |
| [22]  | Si (111)  | VLS                 | Esaki: <i>n</i> -Si/ <i>p</i> -Ge                                         | 2.75 |
| TD-1  | Si(001)   | MOCVD               | Esaki: <i>p/n</i> - GaAs                                                  | 2.0  |
| TD-2  | Si(001)   | MOCVD               | Esaki: <i>p/i/n-</i> GaAs                                                 | 4.1  |
| TD-3  | Si(001)   | MOCVD               | Esaki: <i>p</i> -GaAs<br>/n-In <sub>0.2</sub> Ga <sub>0.8</sub> As/n-GaAs | 5.4  |

difference between peak voltage and projected forward voltage with the same current, was determined to be around 0.5V for all the diodes. It reflects noise handling ability in tunnel diode based logic circuits. The peak current densities Jp normalized by the total area of the (111) facets are 1.1, 1.5, and 1.3 A/cm<sup>2</sup> for TD-1, TD-2, and TD-3, respectively. These values are comparable to tunnel diodes used for SRAMs [4] but lower than those for TFETs [7]. According to the experimentally derived characteristic trend line [18] for GaAs homojunction tunnel diodes, which describes an exponential relationship between  $J_P$  and reduced doping  $N^* = N_A N_D / (N_A + N_D)$ , the  $J_p$  reported here is in a reasonable range but clearly limited by the maximum doping concentration we can achieve presently. Since the density of states (DOS) for holes  $(9.0 \times 10^{18} \text{ cm}^{-3})$ is much greater than DOS for electrons  $(4.7 \times 10^{17} \text{ cm}^{-3})$  in GaAs, a higher doping level in p-GaAs is highly desirable to boost J<sub>p</sub> and PVCR simultaneously [18].

Fig. 6(a) displays temperature-dependent current-voltage curves of a diode of TD-3. The peak current ( $I_p$ ), valley current ( $I_v$ ) and PVCR as a function of temperature were extracted and plotted in Fig. 6(b). The valley current increases monotonically with temperature, due to enhanced tunneling via defect states in the bang gap. The peak current initially shows a slight increase with temperature, and then begins decreasing with temperature beyond 60 °C. This behavior is attributed to the smearing of the Fermi function and increase in the density of states at high temperatures [5], [19]. At 100 °C, the operating temperature of most microprocessors [5], TD-3 still remains a PVCR of 3.5. And the negative differential resistance characteristic is maintained up to 200 °C.

Table I compares this work to published reports of Ge, Si, and III-V nanowire based tunnel diodes integrated on

Si substrates. In sharp contrast to most of previous results using vertical nanowires on (111) Si substrates, our devices were fabricated using in-plane fin-arrays formed by catalystfree growth on CMOS-compatible (001) Si and thereby offers a much better compatibility for heterogeneous integration by direct growth. The smooth and abrupt interfaces of InGaAs quantum wells also suggest the great potential of using these fin-arrays for high-mobility (111) channel multi-gate transistors [23].

#### **IV. CONCLUSION**

In conclusion, we have demonstrated highly ordered GaAs and  $In_{0.2}Ga_{0.8}As$  fins as well as GaAs- $In_{0.2}Ga_{0.8}As$ -GaAs tunnel diodes on exact (001) Si substrates. The results show great potential of integrating these nanostructured III-V finarrays on silicon platform for the application in ultra-fast and low power logic circuits.

#### ACKNOWLEDGMENT

The authors thank SEMATECH for providing the initial patterned Si substrates and the MCPF of HKUST for technical support.

#### REFERENCES

- C. T. Van Degrift, "Tunnel diode oscillator for 0.001 ppm measurements at low temperatures," *Rev. Sci. Instrum.*, vol. 46, no. 5, pp. 599–607, May 1975. DOI: 10.1063/1.1134272
- [2] F. Capasso, S. Sen, A. Y. Cho, and D. Sivco, "Resonant tunneling devices with multiple negative differential resistance and demonstration of a three-state memory cell for multiple-valued logic applications," *IEEE Electron Device Lett.*, vol. 8, no. 7, pp. 297–299, Jul. 1987. DOI: 10.1109/EDL.1987.26637
- [3] N. Jin, S.-Y. Chung, R. M. Heyns, P. R. Berger, R. Yu, P. E. Thompson, and S. L. Rommel, "Tri-state logic using vertically integrated Si-SiGe resonant interband tunneling diodes with double NDR," *IEEE Electron Device Lett.*, vol. 25, no. 9, pp. 646–648, Sep. 2004. DOI: 10.1109/LED.2004.833845
- [4] N. Jin, S.-Y. Chung, R. Yu, R. M. Heyns, P. R. Berger, and P. E. Thompson, "The effect of spacer thicknesses on si-based resonant interband tunneling diode performance and their application to low-power tunneling diode sram circuits," *IEEE Electron Device Lett.*, vol. 53, no. 9, pp. 2243–2249, Sep. 2006. DOI: 10.1109/TED.2006.879678
- [5] S. L. Rommel, D. Pawlik, P. Thomas, M. Barth, K. Johnson, S. K. Kurinec, A. Seabaugh, Z. Cheng, J. Z. Li, J.-S. Park, J. M. Hydrick, J. Bai, M. Carroll, J. G. Fiorenza, and A. Lochtefeld, "Record PVCR GaAs-based tunnel diodes fabricated on Si substrates using aspect ratio trapping," in *IEDM Tech. Dig.*, Dec. 2008, pp. 1–4. DOI: 10.1109/IEDM.2008.4796801
- [6] W. Prost V. Khorenko, A.-C. Mofor, S. Neumann, A. Poloczek, A. Matiss, A. Bakin, A. Schlachetzki, and F.-J. Tegude, "High performance III/V RTD and PIN diode on a silicon (001) substrate," *Appl. Phys. A*, vol. 87, no. 3, pp. 539–544, Jun. 2007. DOI: 10.1007/s00339-007-3920-1
- [7] C. D. Bessire, M. T. Björk, H. Schmid, A. Schenk, K. B. Reuter, and H. Riel, "Trap-assisted tunneling in Si-InAs nanowire heterojunction tunnel diodes," *Nano Lett.*, vol. 11, no. 10, pp. 4195–4199, Oct. 2011. DOI: 10.1021/nl202103a
- [8] T. Yang, S. Hertenberger, S. Morkötter, G. Abstreiter, and G. Koblmüller, "Size, composition, and doping effects on In(Ga)As nanowire/Si tunnel diodes probed by conductive atomic force microscopy," *Appl. Phys. Lett.*, vol. 101, no. 23, pp. 233102-1–233102-5, Dec. 2012. DOI: 10.1063/1.4768001
- [9] P. Thomas, M. Filmer, A. Gaur, D. J. Pawlik, B. Romanczyk, E. Marini, S. L. Rommel, K. Majumdar, W.-Y. Loh, M. H. Wong, C. Hobbs, K. Bhatnagar, R. Contreras-Guerrero, and R. Droopad, "Performance evaluation of In<sub>0.53</sub>Ga<sub>0.47</sub>As Esaki tunnel diodes on silicon and InP substrates," *IEEE Trans. Electron Devices*, vol. 62, no. 8, pp. 2450–2456, Aug. 2015. DOI: 10.1109/TED.2015.2445731

- [10] J. Z. Li, J. Bai, J.-S. Park, B. Adekore, K. Fox, M. Carroll, A. Lochtefeld, and Z. Shellenbarger, "Defect reduction of GaAs epitaxy on Si (001) using selective aspect ratio trapping," *Appl. Phys. Lett.*, vol. 91, no. 2, pp. 021114-1–021114-3, Jul. 2007. DOI: 10.1063/1.2756165
- [11] W. Guo, L. Date, V. Pena, X. Bao, C. Merckling, N. Waldron, N. Collaert, M. Caymax, E. Sanchez, E. Vancoille, K. Barla, A. Thean, P. Eyben, and W. Vandervorst, "Selective metal-organic chemical vapor deposition growth of high quality GaAs on Si(001)," *Appl. Phys. Lett.*, vol. 105, no. 6, pp. 062101-1–062101-3, Aug. 2014. DOI: 10.1063/1.4892468
- [12] R. Cipro, T. Baron, M. Martin, J. Moeyaert, S. David, V. Gorbenko, F. Bassani, Y. Bogumilowicz, J. P. Barnes, N. Rochat, V. Loup, C. Vizioz, N. Allouti, N. Chauvin, X. Y. Bao, Z. Ye, J. B. Pin, and E. Sanchez, "Low defect InGaAs quantum well selectively grown by metal organic chemical vapor deposition on Si(100) 300 mm wafers for next generation non planar devices," *Appl. Phys. Lett.*, vol. 104, no. 26, p. 262103, Jul. 2014. DOI: 10.1063/1.4886404
- [13] N. Waldron, C. Merckling, W. Guo, P. Ong, L. Teugels, S. Ansar, D. Tsvetanova, F. Sebaai, D. H. van Dorp, A. Milenin, D. Lin, L. Nyns, J. Mitard, A. Pourghaderi, B. Douhard, O. Richard, H. Bender, G. Boccardi, M. Caymax, M. Heyns, W. Vandervorst, K. Barla, N. Collaert, and A. V.-Y. Thean, "An InGaAs/InP quantum well FinFet using the replacement fin process integrated in an RMG flow on 300 mm Si substrates," in *Symp. VLSI Technol. Dig. Tech. Papers (VLSIT)*, Jun. 2014, pp. 1–2. DOI: 10.1109/VLSIT.2014. 6894349
- [14] N. Waldron, C. Merckling, L. Teugels, P. Ong, S. A. U. Ibrahim, F. Sebaai, A. Pourghaderi, K. Barla, N. Collaert, and A. V.-Y. Thean, "InGaAs gate-all-around nanowire devices on 300 mm Si substrates," *IEEE Electron Device Lett.*, vol. 35, no. 11, pp. 1097–1099, Nov. 2014. DOI: 10.1109/LED.2014.2359579
- [15] Q. Li, K. W. Ng, and K. M. Lau, "Growing antiphase-domain-free GaAs thin films out of highly ordered planar nanowire arrays on exact (001) silicon," *Appl. Phys. Lett.*, vol. 106, no. 7, pp. 072105-1–072105-4, Feb. 2015. DOI: 10.1063/1.4913432

- [16] Q. Li, Y. Han, and K. M. Lau, "GaAs/In0.2Ga0.8As fin-array-Esaki tunnel diodes fabricated on (001) silicon by aspect ratio trapping," in *Proc. Int. Conf. Solid State Devices Mater.*, Sep. 2015, pp. 1092–1093.
- [17] T. Orzali, A. Vert, B. O'Brien, J. L. Herman, S. Vivekanand, R. J. W. Hill, Z. Karim, and S. S. P. Rao, "GaAs on Si epitaxy by aspect ratio trapping: Analysis and reduction of defects propagating along the trench direction," *J. Appl. Phys.*, vol. 118, no. 10, pp. 105307-1–105307-9, Sep. 2015. DOI: 10.1063/1.4930594
- [18] D. Pawlik, B. Romanczyk, P. Thomas, S. Rommel, M. Edirisooriya, R. Contreras-Guerrero, R. Droopad, W.-Y. Loh, M. H. Wong, K. Majumdar, W.-E. Wang, P. D. Kirsch, and R. Jammy, "Benchmarking and improving III-V Esaki diode performance with a record 2.2 MA/cm<sup>2</sup> peak current density to enhance TFET drive current," in *IEDM Tech. Dig.*, Dec. 2012, pp. 27.1.1–27.1.3. DOI: 10.1109/IEDM.2012.6479118
- [19] N. Holonyak and I. A. Lesk, "Gallium-arsenide tunnel diodes," *Proc. IRE*, vol. 48, no. 8, pp. 1405–1409, Aug. 1960. DOI: 10.1109/JRPROC.1960.287545
- [20] H. Schmid, C. Bessire, M. T. Björk, A. Schenk, and H. Riel, "Silicon nanowire Esaki diodes," *Nano. Lett.*, vol. 12, no. 2, pp. 699–703, Jan. 2012. DOI: 10.1021/nl2035964
- [21] S. D. Carnevale, C. Marginean, P. J. Phillips, T. F. Kent, A. T. M. G. Sarwar, M. J. Mills, and R. C. Myers, "Coaxial nanowire resonant tunneling diodes from non-polar AlN/GaN on silicon," *Appl. Phys. Lett.*, vol. 100, no. 14, p. 142115, Apr. 2012. DOI: 10.1063/1.3701586
- [22] W. Y. Fung, L. Chen, and W. Lu, "Esaki tunnel diodes based on vertical Si-Ge nanowire heterojunctions," *Appl. Phys. Lett.*, vol. 99, no. 9, p. 092108, Sep. 2011. DOI: 10.1063/1.3633347
- [23] T. Irisawa, M. Oda, K. Ikeda, Y. Moriyama, E. Mieda, W. Jevasuwan, T. Maeda, O. Ichikawa, T. Osada, M. Hata, Y. Miyamoto, and T. Tezuka, "High electron mobility triangular InGaAs-OI nMOSFETs with (111)B side surfaces formed by MOVPE growth on narrow fin structures," in *IEDM Tech. Dig.*, Dec. 2013, pp. 2.2.1–2.2.4. DOI: 10.1109/IEDM.2013.6724542